Please use this identifier to cite or link to this item: https://repository.sustech.edu/handle/123456789/8207
Full metadata record
DC FieldValueLanguage
dc.contributor.authorFARAH, MOHAMED IBRAHIM ELAGIB
dc.contributor.authorSupervisor - ABDEL RASOUL JABAR ALZUBAIDI
dc.date.accessioned2014-11-24T09:18:38Z
dc.date.available2014-11-24T09:18:38Z
dc.date.issued2006-06-01
dc.identifier.citationFARAH,MOHAMED IBRAHIM ELAGIB.DYNAMIC RANDOM ACCESS MEMORY ADDRESS DECODING/MOHAMED IBRAHIM ELAGIB FARAH; ABDEL RASOUL JABAR ALZUBAIDI.-Kartoum:Sudan University of Science and Technology,College of Engineering,2006.-107P. : ill. ; 28Cm.-M.Sc.en_US
dc.identifier.urihttp://repository.sustech.edu/handle/123456789/8207
dc.descriptionThesisen_US
dc.description.abstractDynamic Random Access Memories (DRAM) is the dominant solid-state memory devices used for primary memories in the ubiquitous microprocessor systems of today. In recent years, processor frequencies have grown at high rate per year, while DRAM latencies have improved at low rate per year. This growing gap has been referred to as the “Memory Wall.” DRAM architectures have been going through rapid changes in order to reduce the performance impact attributable to this increasing relative latency of primary memory accesses. This thesis examines conventional DRAM architectures. The framework for DRAM implementations, based on a number of perspectives and criteria. Reading, writing and refreshing cycles are major components of the DRAM working. The hardware project used to examining the underlying performance enhancing characteristics of DRAM. An important contribution of this work is identification and examination of a set of characteristics, which try to determine the DRAM system performance. The intent of this thesis is examining DRAM architectures and performance the circuit design contains two section, the first one work instead of DRAM controller that not available in the local market, then we use 74273 latch register that work at up-edge, further more, we add the transparent latch 74373 to eliminate the conflict due to the read-write operation from/to the DRAM, and the second circuit contains DRAM TMS4416.The experiment results taken from the practical circuit operation in conformity with the program results shown.en_US
dc.description.sponsorshipSudan university of Science and Technologyen_US
dc.language.isoenen_US
dc.publisherSudan university of Science and Technologyen_US
dc.subjectcomputer engineeringen_US
dc.subjectDYNAMIC RANDOMen_US
dc.subjectMEMORY ADDRESS DECODINGen_US
dc.subjectDYNAMIC RANDOM ACCESS MEMORYen_US
dc.titleDYNAMIC RANDOM ACCESS MEMORY ADDRESS DECODINGen_US
dc.typeThesisen_US
Appears in Collections:Masters Dissertations : Engineering

Files in This Item:
File Description SizeFormat 
Dynamic Random Access ....pdftitle40.6 kBAdobe PDFView/Open
Abstract.pdfAbstract138.04 kBAdobe PDFView/Open
chapter1.pdf
  Restricted Access
chapter31.05 kBAdobe PDFView/Open Request a copy
chapter2.pdf
  Restricted Access
chapter867.64 kBAdobe PDFView/Open Request a copy
chapter3.pdf
  Restricted Access
chapter396.18 kBAdobe PDFView/Open Request a copy
chapter4.pdf
  Restricted Access
chapter13.87 MBAdobe PDFView/Open Request a copy
chapter5.pdf
  Restricted Access
chapter135.78 kBAdobe PDFView/Open Request a copy
chapter6.pdf
  Restricted Access
chapter529.63 kBAdobe PDFView/Open Request a copy
chapter7.pdf
  Restricted Access
chapter185.49 kBAdobe PDFView/Open Request a copy
Chapters.pdfchapter154.92 kBAdobe PDFView/Open
-appendix.pdfappendix6.18 kBAdobe PDFView/Open
SN74273.pdfappendix99.21 kBAdobe PDFView/Open
SN74373.PDFappendix652.25 kBAdobe PDFView/Open
TMS4416.PDFappendix798.27 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.