SUST Repository

DYNAMIC RANDOM ACCESS MEMORY ADDRESS DECODING

Show simple item record

dc.contributor.author FARAH, MOHAMED IBRAHIM ELAGIB
dc.contributor.author Supervisor - ABDEL RASOUL JABAR ALZUBAIDI
dc.date.accessioned 2014-11-24T09:18:38Z
dc.date.available 2014-11-24T09:18:38Z
dc.date.issued 2006-06-01
dc.identifier.citation FARAH,MOHAMED IBRAHIM ELAGIB.DYNAMIC RANDOM ACCESS MEMORY ADDRESS DECODING/MOHAMED IBRAHIM ELAGIB FARAH; ABDEL RASOUL JABAR ALZUBAIDI.-Kartoum:Sudan University of Science and Technology,College of Engineering,2006.-107P. : ill. ; 28Cm.-M.Sc. en_US
dc.identifier.uri http://repository.sustech.edu/handle/123456789/8207
dc.description Thesis en_US
dc.description.abstract Dynamic Random Access Memories (DRAM) is the dominant solid-state memory devices used for primary memories in the ubiquitous microprocessor systems of today. In recent years, processor frequencies have grown at high rate per year, while DRAM latencies have improved at low rate per year. This growing gap has been referred to as the “Memory Wall.” DRAM architectures have been going through rapid changes in order to reduce the performance impact attributable to this increasing relative latency of primary memory accesses. This thesis examines conventional DRAM architectures. The framework for DRAM implementations, based on a number of perspectives and criteria. Reading, writing and refreshing cycles are major components of the DRAM working. The hardware project used to examining the underlying performance enhancing characteristics of DRAM. An important contribution of this work is identification and examination of a set of characteristics, which try to determine the DRAM system performance. The intent of this thesis is examining DRAM architectures and performance the circuit design contains two section, the first one work instead of DRAM controller that not available in the local market, then we use 74273 latch register that work at up-edge, further more, we add the transparent latch 74373 to eliminate the conflict due to the read-write operation from/to the DRAM, and the second circuit contains DRAM TMS4416.The experiment results taken from the practical circuit operation in conformity with the program results shown. en_US
dc.description.sponsorship Sudan university of Science and Technology en_US
dc.language.iso en en_US
dc.publisher Sudan university of Science and Technology en_US
dc.subject computer engineering en_US
dc.subject DYNAMIC RANDOM en_US
dc.subject MEMORY ADDRESS DECODING en_US
dc.subject DYNAMIC RANDOM ACCESS MEMORY en_US
dc.title DYNAMIC RANDOM ACCESS MEMORY ADDRESS DECODING en_US
dc.type Thesis en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search SUST


Browse

My Account