SUST Repository

Read only memory for multiplier design based on FPGA

Show simple item record

dc.contributor.author Shomoo, Zuhal Abdallah Ali
dc.contributor.author Supervisor - Abdelrasoul Jbbar Alzubaidi
dc.date.accessioned 2014-11-09T13:31:08Z
dc.date.available 2014-11-09T13:31:08Z
dc.date.issued 2010-06-01
dc.identifier.citation Shomoo,Zuhal Abdallah Ali .Read only memory for multiplier design based on FPGA/Zuhal Abdallah Ali Shomoo;Abdelrasoul Jbbar Alzubaidi.-Kartoum:Sudan University of Science and Technology,College of Engineering,2010.-157P. : ill. ; 28Cm.-M.Sc. en_US
dc.identifier.uri http://repository.sustech.edu/handle/123456789/7908
dc.description Thesis en_US
dc.description.abstract The Spartan-3 family of Field-Programmable Gate Arrays (FPGA) is specifically designed to meet the needs of high volume, cost-sensitive consumer electronic applications. The eight-member family offers densities ranging from 50,000 to five million system gates. This project describes Read only memory(256addressx8bits) based on FPGA for multiplier design for high speed and low power. Read only memory (ROM) design can be generated by creating an array and filling it with the data values (Nubble * Nubble of address). an array is defined with a size (number of elements) equal to the number of address locations in the memory. This has 256 address locations and 8 data bits per address.The array is filled with values in the Constant data object. The Data output is assigned the value held within selected element of the Rom_Array. The Address input selects the array element to access. The Address here is an integer data type with values from 0 to 255. the processing method to construct the design. implements VHDL to describe the design, Synopsys tools to synthesize it and Xilinx tools to target the design . VHDL coding style, a high level synthesis strategy and the methodologies of FPGA design are briefly discussed. en_US
dc.description.sponsorship Sudan University of Science and Technology en_US
dc.language.iso en en_US
dc.publisher Sudan University of Science and Technology en_US
dc.subject Computer Engineering en_US
dc.subject Read Only Memory en_US
dc.subject Multiplier - Design en_US
dc.subject FPGA en_US
dc.title Read only memory for multiplier design based on FPGA en_US
dc.title.alternative ذاكرة قراءة فقط لتصميم ضـــــــارب باستخدام المصفوفة القابلة للبرمجة en_US
dc.type Thesis en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search SUST


Browse

My Account