Please use this identifier to cite or link to this item: https://repository.sustech.edu/handle/123456789/22823
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAbdulanbi, Mohamed Salah Eldin-
dc.contributor.authorSupervisor, -Hisham Ahmed-
dc.date.accessioned2019-07-04T11:14:10Z-
dc.date.available2019-07-04T11:14:10Z-
dc.date.issued2018-11-29-
dc.identifier.citationAbdulanbi, Mohamed Salah Eldin . Design of an Efficient Cyclic Redundancy Check-32 using Field Programmable Gate Array \ Mohamed Salah Eldin Abdulanbi ; Hisham Ahmed .- Khartoum: Sudan University of Science and Technology, college of Engineering, 2018 .-95p. :ill. ;28cm .- M.Scen_US
dc.identifier.urihttp://repository.sustech.edu/handle/123456789/22823-
dc.descriptionThesisen_US
dc.description.abstractThe streaming of data over the networks is increasing day by day. the current applications, video web sites, Internet of things and Machine to Machine made new era of the data over the internet.Accordingly, the networking devices should be evolved to meet this change. the hardware and the software needs continuously to be upgraded and the research in this area cannot be stopped. Part of this research area is the cyclic redundancy check (CRC) which is the error detection technique that used for data integrity. The exist CRC32 that being implemented on the networking devices cannot meet the high speed requirements which is expected to 100 Gbps in the core, aggregation and backbone networking devices such as routers and switches. So the aim of this research is to perform a design of CRC32 capable to achieve a throughput equal to 100 Gbps. The design of the CRC32 performed using slicing by 16 algorithm that synthesized in Xilinx Virtex-7 Field Programmable Gate Array (FPGA) and simulated by Xilinx Isim. The result show that the achieved throughput is equal to 102.4 Gbps.en_US
dc.description.sponsorshipSudan University of Science and Technologyen_US
dc.language.isoenen_US
dc.publisherSudan University of Science and Technologyen_US
dc.subjectEngineeringen_US
dc.subjectComputer and Network Engineeringen_US
dc.subjectEfficient Cyclic Redundancy Check-32en_US
dc.subjectField Programmable Gate Arrayen_US
dc.titleDesign of an Efficient Cyclic Redundancy Check-32 using Field Programmable Gate Arrayen_US
dc.title.alternativeتصميم إختبار التكرار الدوري فعال من النوع 32 باستخدام مصفوفة البوابات المنطقية القابلة للبرمجةen_US
dc.typeThesisen_US
Appears in Collections:Masters Dissertations : Engineering

Files in This Item:
File Description SizeFormat 
Design of an Efficient ... .pdfResearch2.57 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.