# Sudan University of Science & Technology College of Graduated Studies # On chip communication Architecture Power Estimation in High Frequency تقدير الطاقة المستهلكة في نبيضه ذات معمارية اتصال مضمنة في نموذج تردد عالي A thesis submitted in partial fulfillment of the requirements for the degree of M.Sc in Communication Engineering By: Khalid Bsheer Suliman **Supervised:** Dr Rashid A.Saeed October (2014) #### لآيــــــة "اقْرَأْ بِاسْمِ رَبِّكَ الَّذِي حَلَقَ ﴿ ١ ﴾ حَلَقَ الْإِنسَانَ مِنْ عَلَقٍ ﴿ ٢ ﴾ اقْرَأْ وَرَبُّكَ الْأَكْرَمُ ﴿ ٣ ﴾ الَّذِي عَلَّمَ بِالْقَلَمِ ﴿ ٤ ﴾ عَلَّمَ اللهِ الْعَلَمِ ﴿ ٤ ﴾ عَلَّمَ اللهِ العظيم سورة العلق ## **Acknowledgment:** I would like to acknowledge various people with whom I was directly/indirectly associated with during the course of my MSc. First and foremost, I would like to acknowledge my advisor Professor Dr. Rashid A.Saeed for his guidance, motivation, encouragement, support, and friendship throughout my graduate studies at Sudan University. He is a great mentor and his commitment to work has been a source of great Inspiration. I would like to thank my Family for their support without their encouragement and patience I would not be able to finish my research. For that I thank you all #### Abstract The development in embedded system on chip SoC is still evolving in its capabilities, to cover the everlasting needs in high edge technology over the world production and manufacturing, the development led to a plethora of SoC chip designs having high processing capabilities with high memory and interfaces all of this requirements increased the consumed power within the chip, bearing this in mind, we find all system designers over the world are optimizing power usage efficiency over the system chip due to its low power budget usage (E.g. batteries), based on all of this we find that a good power optimization system must be built over an accurate power estimation scheme. This thesis proposes a power SoC estimation based on a system level analysis for a commercial piece of the art ARM Bus Architecture (AMBA chip), and that by decomposing the SoC chip power to the power consumed in (i) the logic element such as (arbiter, decoder, input devices and output devices) which called system devices which will be calculated by taking any device functionality in consideration such as (control signal and transitions), (ii) the chip bus and bus interface by developing a high frequency model using RLC component calculation for the bus wire, by bearing in mind system activity we use high level power model which presume that the bus power is consumed in the VIAS, the repeaters and the switching power, by implying these methods to the matlab we generated a power spectrum estimation in all system parts individually, by comparing the consumed power magnitude and amplitude in the system deferent parts we can understand the power consumption level which can help the designer in system evaluation and power optimization, it can be seen that using this method give us a hole on chip communication power estimation. #### المستخلص لاتزال الانظمة المضمنة في الشريحة (SoC) تتطور في امكانياتها وذلك لكي تفي بالاحتياجات المتزايدة في مجالات تطوير وتصنيع التكنولوجيا الحديثة, هذه الاحتياجات جعلت المصممين يقدمون تصميمات كثيرة ذات امكانات هائلة في المعالجة وحجم الذاكرة و المقابلة, مع كل هذا التزايد في امكانات الشريحة ذادت الطاقة المستخدمة في الشريحة مما يرفع من الحاجة لتحسين كفاءة استهلاك الطاقة داخل الشريحة وذلك مع معرفة ان اغلب هذه الانظمة المضمنة تعمل في بيئة عمل ذات طاقة منخفضة (مثلاً: الاجهزة الجواله – البطاريات) ونتيجة لكل هذا نجد انه من المهم كخطوة اولى تطوير طرق ذات كفاءة عالية لتقدير الطاقة المستهلكة داخل الانظمة المضمنة بالشرائح وذلك قبل القيام بأي عملية لتحسين استهلاك الطاقة بالشريحة. تقدم هذه الاطروحة طريقة لتقدير الطاقة المستهلكة داخل شريحة SoC وذلك بالتحليل على مستوى النظام لواحدة من الشرائح التجارية الحديثة والمسماه المعمارية الخطية الحديثة للمتحكم الدقيق (AMBA), تم حصر الطاقة المستهلكة في الشريحة الى عدة اجزاء وهي: (1) العناصر المنطقية مثل (المحكم-المشفر-اجهزة الإدخال واجهزة الإخراج) والتي تدعى اجهزة النظام ويتم حساب الطاقة بها بالأخذ في الاعتبار طريقة عمل هذه الاجهزه مثل عمليات الانتقال و التحكم, (2) اسلاك الخطوط و اجزاء المقابلة بالخطوط وذلك بتطوير نموذج للتردد العالي يحتوي على عناصر المقاومة المحاثة والمتسعة RLC لحساب الطاقة المستهلكة باسلاك الخط, عند النظر لنشاط النظام نقوم باستخدام نموذج مستوى الطاقة العالية والذي يقوم بحساب الطاقة المستهلكة في نقاط ارتباط الترانزستورات بين الطبقات (VIAS) و المكرر و طاقة التبديل, عند تطبيق هذه النماذج للماتلاب تم الحصول على تقدير لطاقة الطيف في كل اجزاء النظام, مما يساعد في فهم مستويات استهلاك الطاقة بالنظام. #### **Table of Contents:** | | | | Page | |--------------|----------|-----------------------------------------------|------| | Lis | t of Tal | bles | ix | | Lis | t of Fig | ures | X | | Abbreviation | | | xi | | 1 | Intro | 1 | | | | 1.1 | Introduction | 2 | | | 1.2 | Problem Statement | 2 | | | 1.3 | Proposed Solution | 3 | | | 1.4 | Literature Review | 3 | | | 1.5 | Methodology | 4 | | | 1.6 | Aim and Objective | 5 | | | 1.7 | Thesis outline | 5 | | 2 | Relat | ed Work Review and NoC | 6 | | | 2.1 | introduction | 7 | | | 2.2 | Power Estimation Models and Schemes | 7 | | | 2.3 | Development from on chip communication to NoC | 14 | | | 2.4 | NoC Architecture and Protocol: | 17 | | | | 2.4.1 Physical Layer | 18 | | | | 2.4.2 Data link, Network and Transport Layers | 18 | | | | 2.4.3 Software and Application Layer | 19 | | | 2.5 | Challenges in NoC | 19 | | | 2.6 | Why the Need for NoC | 19 | | | 2.7 | Chapter Summary | 22 | | 2 | n | | 22 | | 3 | | r estimation methodology | 23 | | | 3.1 | Introduction | 24 | | | 3.2 | Power Dissipation Limitation | 24 | | | 3.3 | Thesis Overview and Contribution | 25 | | | 3.4 | On-Ch | ip Communication Model | 26 | |---|-------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------| | | 3.5 | Power | Dissipation in on Chip Communication Model | 27 | | | | 3.5.1 | Energy Consumed in the Input Stage | 28 | | | | 3.5.2 | Energy Consumed in the Decoder | 28 | | | | 3.5.3 | Energy Consumed in the Output Stage | 28 | | | | 3.5.4 | Energy Consumed in the Arbiter | 29 | | | | 3.5.5 | Energy Consumed in the Wire (High Frequency Model) | 29 | | | | 3.5.6 | Total Power Consumed in Bus Wire (High Level Power | 30 | | | | | Model) | | | | | | 3.5.6.1 Switching Power | 31 | | | | | 3.5.6.2 Power Due to VIAS | 31 | | | | | 3.5.6.3 Power Due to Repeater | 32 | | | 3.6 | Chapte | er Summary | 32 | | | | | | | | | | | | Page | | 4 | Resul | t and Di | iscussion | Page | | 4 | Resul | t <b>and Di</b><br>Introdu | | _ | | 4 | | Introdu | | 33 | | 4 | 4.1 | Introdu<br>Simula | action | <b>33</b> 34 | | 4 | 4.1<br>4.2 | Introdu<br>Simula<br>Simula | action<br>ation Design and Model | 33<br>34<br>34 | | 4 | 4.1<br>4.2<br>4.3 | Introdu<br>Simula<br>Simula<br>Simula | action tion Design and Model tion Parameters | 33<br>34<br>34<br>35 | | 4 | 4.1<br>4.2<br>4.3 | Introdu<br>Simula<br>Simula<br>Simula<br>4.4.1 | action Ation Design and Model Ation Parameters Ation Result | 33<br>34<br>34<br>35<br>35 | | 4 | 4.1<br>4.2<br>4.3 | Introdu<br>Simula<br>Simula<br>Simula<br>4.4.1<br>4.4.2 | action Ation Design and Model Ation Parameters Ation Result Power Estimation in the Input Stage | 33<br>34<br>34<br>35<br>35<br>35 | | 4 | 4.1<br>4.2<br>4.3 | Introdu<br>Simula<br>Simula<br>4.4.1<br>4.4.2<br>4.4.3 | action Action Design and Model Action Parameters Action Result Power Estimation in the Input Stage Power Estimated in the Decoder | 33<br>34<br>34<br>35<br>35<br>35<br>36 | | 4 | 4.1<br>4.2<br>4.3 | Introdu<br>Simula<br>Simula<br>4.4.1<br>4.4.2<br>4.4.3<br>4.4.4 | action Action Design and Model Action Parameters Action Result Power Estimation in the Input Stage Power Estimated in the Decoder Power Estimated in the Arbiter | 33<br>34<br>34<br>35<br>35<br>35<br>36<br>36 | | 4 | 4.1<br>4.2<br>4.3 | Introdu<br>Simula<br>Simula<br>4.4.1<br>4.4.2<br>4.4.3<br>4.4.4<br>4.4.5 | action Design and Model action Parameters action Result Power Estimation in the Input Stage Power Estimated in the Decoder Power Estimated in the Arbiter Power Estimated in the Wires | 33<br>34<br>34<br>35<br>35<br>35<br>36<br>36<br>37 | | 4 | 4.1<br>4.2<br>4.3 | Introdu<br>Simula<br>Simula<br>4.4.1<br>4.4.2<br>4.4.3<br>4.4.4<br>4.4.5<br>4.4.6 | action Design and Model action Parameters action Result Power Estimation in the Input Stage Power Estimated in the Decoder Power Estimated in the Arbiter Power Estimated in the Wires Power Estimated in the Output Stage | 33<br>34<br>34<br>35<br>35<br>35<br>36<br>36<br>37<br>38 | | 5 | Conclusions and Recommendation | | 41 | |-----|--------------------------------|----------------|----| | | 5.2 | Conclusions | 42 | | | 5.3 | Recommendation | 43 | | | | | | | Ref | erences | | 45 | | Apı | pendix | | 50 | ## **List of Tables:** | | | Page | |-----|-----------------------------------------------------|------| | 3.1 | A three wire lookup for 1mm, 0.18µm Cu interconnect | 25 | | 4.1 | System parameter | 29 | ## **List of Figures:** | | | Page | |--------|-------------------------------------------------------------------------|------| | 1.1 | proposed model for power estimation | 4 | | 2.1 | Methodology for power estimation source K.Lahiri and A.Raghunathan 2006 | 8 | | 2.2 | Power estimation model source: sumit Ahuja 2010 | 10 | | 2.3 | Proposed system model source: Liang-Bi Chen and Tsung-Yu Ho et al | 11 | | 2.4 | Micro Network Stack | 14 | | 2.5(a) | MPSoC bus-based on-chip communication architectures, hierarchical bus | 17 | | 2.5(b) | Ring bus | 17 | | 2.5(c) | Ad-hoc bus | 17 | | 2.5(d) | Bus matrix or crossbar bus | 18 | | 3.1 | system flowchart | 21 | | 3.2 | proposed model for power estimation | 22 | | 4.1 | Power estimation simulation flow | 28 | | 4.2 | Power estimated in the input stage | 29 | | 4.3 | Power estimated in the decoder | 30 | | 4.4 | Power estimated in the arbiter | 30 | | 4.5(a) | Power estimated in the wire for normal high frequency system | 31 | | 4.5(b) | Power estimated in the wire for high system activity | 31 | | 4.6 | Power estimated in the output stage | 32 | | 4.7(a) | Power values compared for all system components | 33 | | 4.7(b) | Power consumption percentage for all system components | 33 | | 4.8 | Power comparison inside the chip, source: K.Lahiri and A.Raghnathan | 34 | | | | | #### **Abbreviation:** AHB Advanced High Speed Bus AMBA Advanced Micro-controller Bus Architecture CDFG Control-Data-Flow Graphs DPM Dynamic Power Management ECC Error Correcting Codes EMI Electro-Magnetic Interference ESL Electronic System Level GALS Globally-Asynchronous Locally-Synchronous HW/SW Hardware and Software ISS Instruction Set Simulator MPSoC Multi-Processor Systems-on-Chips NoC Network on Chip NP Network Possessors P2M Point to Multi P2P Point to Point PCC Parallel Computer Clusters PDA Personal Digital Assistance PE Processing Element PMP Parallel Media Processors RTL Register Transfer Level SAN System-Area Networks SE Storage Element SIA Semiconductor Industry Association SoC System on Chip VLSI Very Large Scale Integration